|                     | l |                               |
|---------------------|---|-------------------------------|
| Class               | : |                               |
| Batch               | : |                               |
| Roll. No            | : |                               |
| ABC ID              | : |                               |
| Assignment No.      | : | B.3.a                         |
| Assignment Name     | : | CMOS TRANSMISSION-GATE ( TG ) |
| Date Of Performance | : |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |
|                     |   |                               |

#### **Block Diagram:-**



C = Control Signal ( Applied to Gate of NMOS )

C = Inverted Control Signal (Applied to Gate of PMOS)

C= 1: NMOS = PMOS = ON

O/P Node is Connected to I/P Node

### **MOSFET-LEVEL SCHEMATIC of TG:-**



## Truth Table:-

| С | Y <sub>tg</sub> |
|---|-----------------|
| 1 | I/P             |
| 0 | NO CHANGE       |

# Layout (90 nm Foundry ) : ( $V_{dd} = 1.2 V$ )







O/P Shows NO CHANGE in spite of Changes in I/P ,as O/P Node is DISCONNECTED from I/P Node

### **Conclusion:-**

- 1) Drawn the LAYOUT for CMOS TRANSMISSION GATE (TG) using 90 nm Foundry.
- 2) Being a **Pure-CMOS System** ( PMOS // NMOS & CMOS INVERTER ) , it gives both **S-1** & **S-0** as O/P.
- 3) **Power Dissipation** in Enabled Condition (C = 1) is just **0.019µW** thus exhibiting the Merit of Very Low Power Dissipation of CMOS Logic Family.
- 4) Power Dissipation in Disabled Condition (C = 0) is Very High ( $1.494\mu W$ )
- 5) Simulated the LAYOUT to observe waveforms & verified its functionality as per TRUTH-TABLE.